The point where experts and best companies meet
Share
What you'll be doing:
Drive DFT/Test timing for innovative GPUs, CPUs, and SoCs at cluster level and/or full chip level
Work on all aspects of DFT/Test timing such as timing constraints, timing analysis, timing convergence, and ECO implementation
What we need to see:
Bachelor's Degree in Electrical or Computer Engineering (or equivalent experience)
5+ years of experience in Physical design/Timing
Experience in full-chip/sub-chip Static Timing Analysis (STA), timing constraints generation and management, and timing convergence
Expertise in physical design, optimization, and ECO implementation e.g. cell sizing, buffering, VT swap
Hands-on knowledge of industry standard Timing/STA EDA tools
Proficiency in programming and scripting languages, such as TCL, Python and Perl
Ways to stand out from the crowd:
Experience with DFT timing closure for various modes e.g. scan shift, scan capture, transition faults, BIST, etc
In-depth understanding of multiplexed scan logic and constraints
Knowledge of clocking and clock controls in DFT modes
Experience in methodology or flow development
Great problem-solving skills, self-motivated
You will also be eligible for equity and .
These jobs might be a good fit