Expoint – all jobs in one place
The point where experts and best companies meet

Senior Payroll Specialist jobs at Marvell

Advance your career in high tech with Expoint. Discover job opportunities as a Senior Payroll Specialist and join top companies in the industry such as Marvell. Sign up today and take control of your future.
Company (1)
Job type
Job categories
Job title (1)
United States
State
City
27 jobs found
04.09.2025
M

Marvell Senior Demand Planner United States, California

Limitless High-tech career opportunities - Expoint
SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys Specification to Silicon. Responsible for complete SOC/Subsys/Block verification...
Description:

Job Responsibilities: · SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys Specification to Silicon. · Responsible for complete SOC/Subsys/Block verification activities like - develop verification architecture and verification plan, develop UVM based testbench, Integrate in-house verification components + complex VIP’s ( ARM, Cadence, Synopsys, etc), develop test cases (UVM & assembly), verify and do coverage analysis in RTL and gate level design. · Conduct reviews in all the SOC/Subsys verification phases, to achieve desired quality + on-schedule deliverables and drive SOC/Subsys verification process improvement. · Mentor junior engineers and technically guide and monitor them on their day to day technical tasks. · Work effectively with a global team and be self-motivated to manage deliverables · Communicate clearly both verbally and in writing.

Technical Requirement’s: · Bachelor’s degree in CS/EE with 14–18 years of relevant experience, or Master degree in CS/EE with 12–16 years of relevant experience · Must Lead a team of 4-6 engineers · Experience in SOC/Subsys level/Block verification of ARM-based SOCs; experience in ARM based boot environment preferred. · Knowledgeable of ARM architecture and AMBA bus standards like AXI-4, CHI and ACE. · Experience with industry standard interfaces such as DDR, eMMC, PCIE, Ethernet and USB. · Experience in coding UVM SOC/Subsys level testbenches, BFM, scoreboards, monitors, etc. · Proficient in writing and debugging tests in UVM as well as C. · Exposure to Cadence, Synopsys, Mentor and/or ARM verification tools. · Experience with assertion-based formal verification tools. · Proficient in programming in scripting languages such as tcl and Perl. · Understanding of hardware emulation support. · Familiarity with TLMs in SystemC. · Experience in Version tools like CVS, SVN, GIT etc.

Show more
04.09.2025
M

Marvell Analog IC Design Engineer Senior Staff United States, California, Irvine

Limitless High-tech career opportunities - Expoint
Understand the requirements of the product and how your block fits into it. Capture schematics in Cadence Virtuoso. Investigate new architectures to come up with the best choice for the...
Description:
As an intern, you’ll work alongside world-class engineers on real silicon for next-gen data communication. You’ll gain hands-on experience in the design, layout, and verification of high-speed analog and mixed-signal circuits using advanced BiCMOS and FET technologies.As a member of the design group, the candidate will be responsible for design, layout and verification of FET and BiCMOS circuits for high-speed broadband ICs that serve these applications.


What You Can Expect

  • Understand the requirements of the product and how your block fits into it.
  • Capture schematics in Cadence Virtuoso
  • Investigate new architectures to come up with the best choice for the requirements.
  • Perform layout of an integrated circuit block.
  • Create an extracted model of the design.
  • Run simulations to verify the performance of the design.
  • Document the design and hold a design review with the design team.

What We're Looking For

Looking to fill a 4 to 8 month position with a flexible start date.

Minimum Requirements:

  • Candidate MUST be currently pursuing a MSc or PhD degree in EE or related technical field(s)
  • Detailed understanding of various different circuit blocks such as:
  • Opamps, VGAs, High Speed Drivers, TIAs, Mixers, VCOs.
  • Ability to analyze feedback networks.
  • Familiarity with layout.
  • Understanding of device physics.
  • Strong communication, presentation, and documentation skills

Preferred Requirements:

  • Knowledge of Cadence design software.
  • Knowledge of SiGe Bipolar as well as CMOS is a plus.
  • Ability to perform electro-magnetic analysis and simulation of planar inductors, trasmission lines and t-coils.
  • 0-4 years of previous industry experience

Show more

These jobs might be a good fit

04.09.2025
M

Marvell Senior Staff Verification Engineer United States, Massachusetts

Limitless High-tech career opportunities - Expoint
Develop photonics IC (PIC) and electronics IC (EIC) co-design flow. Define PIC and EIC IO pad frame and 2.5D interposer floor plan. Lead PIC and EIC interconnect schematic and layout...
Description:

What You Can Expect

  • Develop photonics IC (PIC) and electronics IC (EIC) co-design flow.

  • Define PIC and EIC IO pad frame and 2.5D interposer floor plan.

  • Lead PIC and EIC interconnect schematic and layout design process.

  • Define PIC and EIC hybrid integration packaging design rules, process flow, and material sets.

  • Lead optical package development to establish package manufacturability and reliability.

  • Collaborate with cross-functional teams consisting of Digital and Analog Circuit designers, Signal/Power Integrity, and substrate layout, and system design team.

  • Drive optical product package qualification activities from initial concept to production.

What We're Looking For

  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 5+ years of related professional experience. Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3+ years of experience,

  • Expertise in designing hybrid multi-chip integration using 2.5D/3D packaging. Direct experience in Si Photonics based packaging design is a plus.Experience in layout desig tools for ICs and or packaging, and 2.5D/3D EM simulation tools such as HFSS, SI-Wave, Momentum, IE3D, CST, PowerSI.

  • Device or package characterization and testing as required in the developmentenvironment. Highspeed testing background is preferred.

  • A strong understanding of wafer level packaging process flow.

  • Direct experience in collaborating with major OSAT for developing advanced packaging technology for high-speed optics and/or electronics IC is a plus.

  • Ability to work with a large body of data and the necessary statistical analysis tools, and the ability to present the data and ideas to a diverse audience.

  • Effective communication and presentation

  • Team player. Expected to work with cross-functional team.

Show more

These jobs might be a good fit

03.09.2025
M

Marvell Senior Staff Engineer Physical Design United States, California

Limitless High-tech career opportunities - Expoint
Physical Design Execution: Perform synthesis, floor planning, place and route, clock tree synthesis, and timing analysis on complex blocks. You will ensure that designs meet performance, power, and area goals...
Description:

What Can You Expect

  • Physical Design Execution: Perform synthesis, floor planning, place and route, clock tree synthesis, and timing analysis on complex blocks. You will ensure that designs meet performance, power, and area goals across advanced technology nodes like 7nm, 5nm and 3nm.

  • Methodology Development: Work on Place and Route methodology for efficient and robust design processes, enhancing Marvell’s physical design flow. You will be tasked with maintaining and supporting these methodologies to ensure continued improvements in efficiency and accuracy.

  • Timing and Logic ECOs: Develop and implement timing and logic Engineering Change Orders (ECOs) while closely collaborating with RTL teams to address congestion and timing issues.

  • Cross-functional Collaboration: Work closely with the frontend design and global timing teams to resolve block-level timing issues, ensuring a smooth tape-out process.

  • Innovative Challenges: Tackle complex, multi-disciplinary challenges and play a key role in driving technology advancements in automotive, 5G/6G, networking, and server chip designs. Your role is a critical interface between backend design, frontend design, and methodology teams.

What We're Looking For

  • Educational Background: Bachelor’s degree in Electrical Engineering or related fields and 5-10 years of related professional experience or Master’s degree and/or PhD in Electrical Engineering or related fields with 3-5 years of experience. Coursework and projects must include digital logic design, circuit testing, and timing analysis.

  • Professional Experience: At least 5 years of related experience in physical design, with a proven track record of successful tape-outs, preferably top-level implementation. Experience with advanced technology nodes such as 7nm, 5nm, or below is highly desirable. Experience with chiplet-based architectures and full-chip physical design a plus. Strong experience in static timing analysis (STA), with a focus on timing closure and signoff using PrimeTime is highly desirable.

  • Hands-On Expertise: Strong experience with industry-standard EDA tools, including synthesis, floor planning, place and route, clock tree synthesis, timing closure, and physical verification.

  • Physical Design Methodologies: Proven experience working with RTL-to-GDS flows, including experience with digital logic and computer architecture using Verilog/VHDL. Familiarity with timing analysis and congestion resolution is crucial.

  • Scripting Skills: Demonstrable proficiency in scripting languages such as Perl, tcl, and Python for automation and workflow enhancement.

  • Communication & Teamwork: Excellent communication skills and a proven ability to work effectively in a collaborative, team-oriented environment.

  • Problem-Solving: Ability to troubleshoot and resolve complex timing and physical design issues at block and partition levels.

Expected Base Pay Range (USD)

124,420 - 186,400, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Show more

These jobs might be a good fit

03.09.2025
M

Marvell Analog Layout Senior Staff Engineer United States, California

Limitless High-tech career opportunities - Expoint
Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5+ years of experience. Hands-on experience in designing mixed signal circuits including ADCs, DACs, RX, TX, PLLs,...
Description:

Our innovative approaches have resulted in the company’s products being first to market in many of key areas, including opto-electronics and DSP based transceivers providing most advanced chips and subsystems solutions to address todays and future multi-100Gig interconnect requirements for the ever-increasing demand of higher data rates.

What You Can Expect

As an Analog/Mixed-Signal IC Design Engineer, you will be part of a key team designing highly sophisticated CMOS transceiver/SERDES products.Responsibilitieswould include implementation and verification of circuits such as PLL, DLL, ADC, regulators, amplifiers, TX, RX, CDRs etc. to meet key performance targets and performing design verification using industry standard tools such as Spectre, MATLAB etc.

What We're Looking For

  • Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5+ years of experience.

To succeed in this role, you must have the following:

  • Hands-on experience in designing mixed signal circuits including ADCs, DACs, RX, TX, PLLs, Filters, Bandgap bias circuits, regulators, and other analog circuits.

  • Specialized depth and/or breadth of expertise.

  • Ability to apply innovative solutions to resolve complex issues.

  • History of identifying and developing best practices that deliver high-quality and effective solutions.

  • Strong knowledge on the deep sub-micron CMOS technologies.

  • Knowledge and experience on low power and high speed design techniques.

  • Excellent problem solving and analytical skills.

  • Strong knowledge on IC design CAD tools such as Spectre, Spice, Matlab, Hsim, Verilog, etc.

  • Lab testing skills to evaluate the prototype unit to the design specification.

Expected Base Pay Range (USD)

141,900 - 210,010, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Show more

These jobs might be a good fit

03.09.2025
M

Marvell Senior System Validation Engineer United States, California

Limitless High-tech career opportunities - Expoint
SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys/Block Specification to Silicon. Responsible for complete SOC/Subsys/Block verification...
Description:

Job Responsibilities: · SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys/Block Specification to Silicon. · Responsible for complete SOC/Subsys/Block verification activities like - develop verification architecture and verification plan, develop UVM based testbench, Integrate in-house verification components + complex VIP’s ( ARM, Cadence, Synopsys, etc), develop test cases (UVM & assembly), verify and do coverage analysis in RTL and gate level design. · Work effectively with a global team and be self-motivated to manage deliverables · Communicate clearly both verbally and in writing.

Technical Experience: · Bachelor’s degree in CS/EE with 8–12 years of relevant experience, or Master degree in CS/EE with 8–10 years of relevant experience · Strong background in IP, Subsystem and SoC verification, including methodology and testbench development · Proficient in hardware verification languages such as Verilog, SystemVerilog, UVM, and C/C++ · Solid understanding of verification methodologies: object-oriented programming, white-box/black-box testing, directed/random testing, coverage analysis, and gate-level simulations · Experience in Unix/Linux environments; scripting skills in Shell, Perl, or Python are a plus · Strong analytical and problem-solving skills · Ability to manage multiple tasks in a fast-paced environment · Excellent communication, interpersonal, and teamwork skills · Capable of interfacing effectively at all levels within and outside the organization · Proactive in participating in problem-solving and quality improvement initiatives

Show more

These jobs might be a good fit

03.09.2025
M

Marvell Senior Staff Engineer Physical Design United States, North Carolina

Limitless High-tech career opportunities - Expoint
Develop andmaintain bare-metalembedded test codein C/C++ tocontrol and validate high-speed ASIC SoCs across various product lines. Work with custom evaluation systems inboth pre-siliconemulationplatforms (e.g.,FPGA, Zebu)and post-siliconenvironments. Collaborate with cross-functional teams...
Description:

What You Can Expect

  • Develop andmaintain bare-metalembedded test codein C/C++ tocontrol and validate high-speed ASIC SoCs across various product lines.

  • Work with custom evaluation systems inboth pre-siliconemulationplatforms (e.g.,FPGA, Zebu)and post-siliconenvironments.

  • Collaborate with cross-functional teams to ensure that hardware components and systems meet stringent performance, reliability, and compliance standards.

  • Demonstrate expertise in processor architectures, including ARM M/R/A seriescores and RISC-V,with knowledge of: Exception models, MPU/MMU, CoreSight, GIC/VIC/NVIC, JTAG, PMU, SMP.

  • Develop firmware to validate new SoC silicon functionality, covering high-speed interfaces like PCIe, DDR and low-speed interfaces such as I2C, I2S, USB, SMBus, and SPI. Responsibilities include building test tools and scripting frameworks as needed.

What We're Looking For

  • Bachelor’s Degree in Computer Science, Electrical Engineering, or a related field, with 5–10 years of relevant professional experience.

  • Master’s Degree and/or Ph.D. in Computer Science, Electrical Engineering, or a related field, with 3–5 years of relevant professional experience.

  • Experience in Firmware Development under Bare Metal/Linux Environment and Debugging on SoCs for embedded Applications.

  • Proficient in C/C++, assembly, 64-bit ARM CPU architecture.

  • Experience with silicon bring-up and pre/post silicon validation.

  • Excellent troubleshooting skills to resolve silicon issues and provide technical/debug support to internal or external customers.

  • Must have hands on experience with lab test equipment (Oscilloscopes, logic analyzers, power analyzers etc.) and standard lab operating procedures.

  • Proven ability to debug hardware and board-level issues. Skilled in testing methodologies, including capturing and analyzing protocol traces, oscilloscope data, and signal waveforms.

  • Deep knowledge and expertise in common SoC embedded core components for power supply, clock distribution, control logic functions, and familiar basic communication protocols, such as PCIe, DDR, USB, I2C ,SPI GPIO, SPI, I2C, I2S, SMBus.

Expected Base Pay Range (USD)

121,400 - 181,800, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Show more

These jobs might be a good fit

Limitless High-tech career opportunities - Expoint
SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys Specification to Silicon. Responsible for complete SOC/Subsys/Block verification...
Description:

Job Responsibilities: · SOC, Sub system & Block verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys Specification to Silicon. · Responsible for complete SOC/Subsys/Block verification activities like - develop verification architecture and verification plan, develop UVM based testbench, Integrate in-house verification components + complex VIP’s ( ARM, Cadence, Synopsys, etc), develop test cases (UVM & assembly), verify and do coverage analysis in RTL and gate level design. · Conduct reviews in all the SOC/Subsys verification phases, to achieve desired quality + on-schedule deliverables and drive SOC/Subsys verification process improvement. · Mentor junior engineers and technically guide and monitor them on their day to day technical tasks. · Work effectively with a global team and be self-motivated to manage deliverables · Communicate clearly both verbally and in writing.

Technical Requirement’s: · Bachelor’s degree in CS/EE with 14–18 years of relevant experience, or Master degree in CS/EE with 12–16 years of relevant experience · Must Lead a team of 4-6 engineers · Experience in SOC/Subsys level/Block verification of ARM-based SOCs; experience in ARM based boot environment preferred. · Knowledgeable of ARM architecture and AMBA bus standards like AXI-4, CHI and ACE. · Experience with industry standard interfaces such as DDR, eMMC, PCIE, Ethernet and USB. · Experience in coding UVM SOC/Subsys level testbenches, BFM, scoreboards, monitors, etc. · Proficient in writing and debugging tests in UVM as well as C. · Exposure to Cadence, Synopsys, Mentor and/or ARM verification tools. · Experience with assertion-based formal verification tools. · Proficient in programming in scripting languages such as tcl and Perl. · Understanding of hardware emulation support. · Familiarity with TLMs in SystemC. · Experience in Version tools like CVS, SVN, GIT etc.

Show more
Discover your dream career in the high tech industry with Expoint. Our platform offers a wide range of Senior Payroll Specialist jobs opportunities, giving you access to the best companies in the field, like Marvell. With our easy-to-use search engine, you can quickly find the right job for you and connect with top companies. No more endless scrolling through countless job boards, with Expoint you can focus on finding your perfect match. Sign up today and follow your dreams in the high tech industry with Expoint.