In this high impact role, you will be responsible to:
- Own execution from synthesis to place and route of partitions through floorplanning for optimizing blocks for Power, Performance and Area, develop and implement robust clock distribution strategies that meet design specifications.
 - Converge the design through all signoff aspects viz., timing, EMIR, physical/layout fixes, formal equivalence verification, low power verification and all signoff and paranoia checks.
 - Own Timing analysis and convergence of at Subsystem/SubChip level. Triage, analyze inter-partition timing and collaborate and coordinate with respective block owners to provide feedback (clock latency, IO budgeting, optimization, clock skewing etc.,) to fix both internal and interface timing violations across all functional and DFT modes.
 - Own and drive Hierarchical Timing ECOs at Subsystem/Subchip level and pushdown timing ECOs at top-level and block interfaces (as supported by ECO methodology to enable convergence.
 - Advanced proficiency in Engineering Change Order (ECO) implementation for power and timing convergence, with solid knowledge of functional and DFT ECO closure methodologies.
 - Coordinate effectively across cross-functional teams such as DFT, RTL/Design/IP, STA, CAD, Architecture, Power & Performance, and both internal and external stakeholders.
 - Understand tools, flows, and overall design methodology in design construction, signoff, and optimization with a data driven approach.
 - Make sound technical trade-offs between power, area, and timing to achieve optimal design outcomes.
 - Mentor junior engineers on technical issues.
 - Provide technical leadership and foster collaboration across teams to deliver the best possible solutions, aligned with a One Microsoft mindset.