Share
What you'll be doing:
Run integration flows to build RTL, run connectivity checks, and assemble logical units.
Perform linting checks and debug RTL and netlist-level issues.
Collaborate with front-end teams to resolve connectivity issues and implement design fixes to ensure physically-viable RTL netlists are delivered to downstream physical design flows.
Project level cell library management to ensure compatibility between all workflows.
Run synthesis workflows and optimize for area, power, and timing.
Run physical design flow from netlist to GDS, perform STA, physical verification (LVS/DRC)
Perform netlist checks and formal equivalence validation.
Enhance tool automation, streamline workflows, and document best practices.
What we need to see:
Completing BSEE / MSEE or equivalent experience.
Able to assist in design flow development and debugging.
Experience using P&R, Timing analysis, Physical Verification and IR Drop Analysis CAD tools from Synopsys(ICC2/DC/PT/STAR/ICV),Cadence(Genus/Innovus/Tempus)and other major EDA companies.
Strong analytical and debugging skills.
Proven knowledge of using Python, Perl, Tcl, Make scripting is desired.
You will also be eligible for equity and .
These jobs might be a good fit