Expoint – all jobs in one place
The point where experts and best companies meet

Soc Silicon Debug Engineering Program Manager jobs at Apple in United States, Beaverton

Discover your perfect match with Expoint. Search for job opportunities as a Soc Silicon Debug Engineering Program Manager in United States, Beaverton and join the network of leading companies in the high tech industry, like Apple. Sign up now and find your dream job with Expoint
Company (1)
Job type
Job categories
Job title (1)
United States
State
Beaverton
32 jobs found
28.07.2025
A

Apple SoC Physical Design Engineer STA/Timing United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
Minimum BS and 3+ years of relevant industry experience. Experience with large design STA and/or Timing Closure. Programming skills with Perl and TCL. Hands-on experience in STA. Familiar with important...
Description:
In this visible role, you will be directly responsible for the physical implementation of design partition(s) (from netlist to tapeout) for a highly complex SOC using state of the art process technology.
  • Minimum BS and 3+ years of relevant industry experience.
  • Experience with large design STA and/or Timing Closure.
  • Programming skills with Perl and TCL.
  • Hands-on experience in STA.
  • Familiar with important aspects of timing of large high-performance SoC designs in sub-micron technologies.
  • Proficient in STA and methodologies for timing closure and have a fundamental understanding of noise, crosstalk, and OCV effects, among others.
  • Familiar with circuit modeling, including SPICE models, and worst-case corner selection.
  • Familiar with ECO techniques and implementation.
  • Good communicator who can accurately describe issues and follow them through to completion.
Show more
27.07.2025
A

Apple Senior System Software Engineer - Debug Technologies United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
BS / MS in Software or Computer Engineering or equivalent experience. 7+ years experience in Operating System Software Engineering. Proven technical leadership in shipping complex systems. Experience designing for scale,...
Description:
As a player/coach, you’ll collaborate closely with a high-performing team of engineers, guiding system-level design decisions, owning scoping/planning/delivery of key technical initiatives, and helping shape our team’s engineering culture and practices. You’ll play a critical role in strengthening our leadership in system-level debug — spanning kernel, firmware, and OS — as well as driving innovation in system crash architecture, automated triage, and the integration between system debugging and test infrastructure.In this role, you will be working with the cross-functional team to architect and coordinate the definition and execution of system crash debugging features. You’ll develop both new silicon- and system-level features to support a better debugging and field failure diagnostic experience, create and improve low-level debugging tools, and improve infrastructure. Solutions you will work on will span from architecture specifications, to internal development workflows, and customer crash diagnostics. We work with systems in all phases of development, from pre-silicon simulation, to new silicon bring-up, to already-shipped systems.You will provide recommendations on future system architectures with an eye toward improved debugging experience and field failure observability. You’ll write code and develop new features of Apple’s Operating Systems to support in-system debugging. You’ll debug and perform root-cause analysis of real-world failures with other specialists with an aim to educate and develop new standards for debugging. And, you’ll create and improve internal infrastructure to better scale the capture, triage, and reporting of field issues.
  • BS / MS in Software or Computer Engineering or equivalent experience.
  • 7+ years experience in Operating System Software Engineering
  • Proven technical leadership in shipping complex systems
  • Experience designing for scale, reliability, and maintainability
  • Strong communication and collaboration skills
  • A track record of mentoring and growing peers or junior engineers
  • Strong coding skills in C / C++ programming
  • Comfortable navigating ambiguity and making pragmatic tradeoffs
  • Experience developing or debugging on embedded systems, including hobby projects
  • Proficiency in Python or Swift programming
Show more
29.06.2025
A

Apple SoC Power Flow Methodology Engineer United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
A minimum of a bachelor's degree in relevant field and a minimum of 3 years of relevant industry experience. Good understanding of VLSI designs and SOC design flows. Strong passion...
Description:
As a Power Flow Methodology Engineer, you’ll deliver new automated solutions and capabilities for the Silicon Engineering Power team to build chips that are more power efficient than ever before. You will help with the architecture, implementation, and verification of new low-power design and verification flows and help to craft the low-power methodologies across a wide variety of future technologies. The work involves creating flows and tools related to power analysis, optimization and verification which may be run as part of RTL construction/verification, synthesis, or P&R.Additional responsibilities include communicating with the design team to answer questions about the materials and drive issues to resolution.
  • A minimum of a bachelor's degree in relevant field and a minimum of 3 years of relevant industry experience
  • Good understanding of VLSI designs and SOC design flows.
  • Strong passion for scripting and applying low-power domain-specific knowledge to create new software solutions.
  • Strong background with flow development and/or object-oriented language algorithm design such as Python / C++ / Java.
  • Solid understanding and proven track record using modern software testing and development practices.
  • Good written/verbal communications skills are required.
  • Knowledge of Tcl / Perl, experience with EDA tools, GUI development, and/or low-power concepts such as UPF and low-power design is a plus.
Show more
07.06.2025
A

Apple CPU Debug Power Management Microarchitect/RTL Engineer United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
Minimum BS and 10+ years of relevant industry experience. Experience with Verilog or VHDL. Experience with simulators and waveform debugging tools. Experience with logic design with timing and power implications....
Description:
As a CPU Debug and Power Management Microarchitect/RTL Engineer, you will own or contribute to the following:• RTL ownership of CPU debug, trace, power management, clock management, and timer logic - development, assessment, and refinement of RTL design to target power, performance, area and timing goals• Micro-architecture development and specification - Work with a cross-functional team of silicon and software experts to explore and define architectural features, develop micro-architectural details, and arrive at a detailed specification• Verification - support the verification team in test bench development, formal methods, and simulation/emulation for functional verification• Performance exploration and correlation - explore high performance strategies and work with the performance verification team to verify that the RTL design meets targeted performance• Design delivery - Aid in debug of issues at SoC level related to CPU power management, clock control, and debug features. Work with multi-functional engineering team to implement and verify physical design on the aspects of timing, area, reliability, testability and power
  • Minimum BS and 10+ years of relevant industry experience
  • Experience with Verilog or VHDL
  • Experience with simulators and waveform debugging tools
  • Experience with logic design with timing and power implications
  • Knowledge and understanding of microprocessor architecture
  • Expertise in one or more of the following areas: multiple clock/power domains and power management strategies, hardware debug and trace capabilities, DFT strategies, interrupt controllers, memory subsystem queuing, scheduling - starvation and deadlock avoidance, fabric communication protocols and interconnects
  • SRAM design basics
  • Understanding of low power microarchitecture techniques
  • Understanding of high-performance design techniques and trade-offs
  • Experience in C or C++ programming
  • Experience using an interpretive language such as Python or Perl
Show more
07.06.2025
A

Apple SoC Silicon Debug Engineering Program Manager United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
SOC / VLSI Chip Design, Post Silicon Validation or Product Engineering experience. Post-silicon debug experience. Relevant technical program management, technical leadership or vendor management experience. BS and 3+ years relevant...
Description:
In this high profile role you will be responsible for the following:- Drive internal program process to guarantee high quality silicon execution- Focused issue reporting, bug tracking, and communication of program risks & status
  • SOC / VLSI Chip Design, Post Silicon Validation or Product Engineering experience
  • Post-silicon debug experience
  • Relevant technical program management, technical leadership or vendor management experience
  • BS and 3+ years relevant industry experience
  • Top level SoC architecture and associated IPs knowledge
  • Experience with ARM architecture and leading silicon projects from concept to production
  • Possess extraordinary leadership skills and ability to encourage and influence team members with a dedication to see the big picture
  • Proven track record of managing sophisticated, multifaceted schedules, driving improvements and lessons learned into organizational and team processes and methodologies
  • Working knowledge of software development processes and methodologies
  • Current knowledge of pre-si modeling platforms (FPGA, simulation, emulation)
  • Ability to build effective working relationships across multi-functional partners, engineers and management
  • Excellent spoken and written communication skills with the ability to tailor communication style to multiple audiences
  • Strong multi-tasking and real-time crisis leadership skills
  • Ability to understand and extract action plans from sophisticated technical discussions and translate into succinct messaging for multifunctional and executive status reporting
Show more
07.06.2025
A

Apple SoC Physical Design Verification Engineer United States, Oregon, Beaverton

Limitless High-tech career opportunities - Expoint
Minimum BS and 3+ years of relevant industry experience. Experience with physical verification flows: DRC/LVS/ANT/HVDRC signoff flows and/or full-chip integration methodology. Experience with ESD, macro placement design guidelines, digital/analog mixed...
Description:
In this highly visible role, you will be part of a critical team responsible for physical verification of an SOC.
- As a member of our physical design team, you will perform various types of physical verification checks (such as LVS, DRC, design-for-manufacturing & design-for-yield, and lithography) at the chip and block level.- You will collaborate with the CAD/Technology teams for flow bring up and validation. We work directly with the implementation team during the entire chip design cycle to drive signoff closure for tapeout.- You will lead schedules and support cross-functional engineering efforts.- You will work on padring, bump, RDL design, and working with the package and floorplan teams.
  • Minimum BS and 3+ years of relevant industry experience.
  • Experience with physical verification flows: DRC/LVS/ANT/HVDRC signoff flows and/or full-chip integration methodology.
  • Experience with ESD, macro placement design guidelines, digital/analog mixed signal back-end verification checks and/or methodology.
  • Knowledge of all aspects of ASIC physical design and physical verification checks.
  • Scripting skills perl/python/tcl to debug flow related issues and automate checks.
  • Experience with industry standard tools used for physical verification: Mentor Calibre, and/or Synopsys ICV.
  • Tapeout experience with a track record of successful signoff.
  • Layout design experience.
Show more
Limitless High-tech career opportunities - Expoint
Minimum BS and 3+ years of relevant industry experience. Experience with large design STA and/or Timing Closure. Programming skills with Perl and TCL. Hands-on experience in STA. Familiar with important...
Description:
In this visible role, you will be directly responsible for the physical implementation of design partition(s) (from netlist to tapeout) for a highly complex SOC using state of the art process technology.
  • Minimum BS and 3+ years of relevant industry experience.
  • Experience with large design STA and/or Timing Closure.
  • Programming skills with Perl and TCL.
  • Hands-on experience in STA.
  • Familiar with important aspects of timing of large high-performance SoC designs in sub-micron technologies.
  • Proficient in STA and methodologies for timing closure and have a fundamental understanding of noise, crosstalk, and OCV effects, among others.
  • Familiar with circuit modeling, including SPICE models, and worst-case corner selection.
  • Familiar with ECO techniques and implementation.
  • Good communicator who can accurately describe issues and follow them through to completion.
Show more
Are you a technology expert poised to take your career to the next level? If so, then consider applying for the Silicon Debug Engineering Program Manager role at Apple Beaverton in the United States. At Apple, the Silicon Debug Engineering Program Manager is a critical position for the continued success of the company. They are tasked with the day-to-day activities of managing and coordinating multiple projects within the Silicon Debug Group. This includes understanding the project requirements, leading and developing the project team, identifying and resolving issues, and ensuring the timely delivery of the project. The Program Manager will also be responsible for developing and executing strategies for the organization's success. This highly sought-after role requires excellent technical, organizational, and communication skills, as well as strong management abilities. The ideal candidate has experience in the technology industry, specifically in embedded hardware/software design, FPGA design, software development, and software debugging. They should be well-versed in debugging processor-level problems, and have an in-depth understanding of root-cause analysis and problem-solving techniques. The successful individual must also be highly organized, have excellent analytical skills, and be able to work collaboratively with a diverse range of stakeholders. This individual must have the capacity to quickly assess and prioritize tasks, while remaining flexible in the face of changing demands. On top of that, they must have the ability to quickly adapt to a fast-paced environment and be able to work well under pressure. The Silicon Debug Engineering Program Manager at Apple Beaverton will not only be responsible for driving the success of the organization, but will also play a vital role in developing cutting-edge technologies. If you are looking for a great opportunity to make an impact and take your career to the next level, then submit your application and find yourself on the Expoint job seeking platform.