Finding the best job has never been easier
Share
In this role, you will be responsible for Timing methodology definition and closure of designs using industry standard tools for chiplet designs for custom and domain specific products. The chiplets will be leveraged to enable modular design and support multiple products. As part of this team, the candidate will work with leading edge technologies and solutions across multiple domains including SoC multi-die implementations (2.5 and 3D), power delivery, leading edge memory technologies, innovate thermal solutions, on die clocking, and fabrics. The team will also look at options to enhance productpower/performance/area/costResponsibilities
1. Drive PV convergence/signoff, including static timing, ERC checks, ECO flows and power analysis
2. Defining clock frequencies, PV guard-banding, signoff PV corners, ERC checks, Clock/Reset domain crossing design constraints
3. Develop and recommend design methodologies to enable more efficient and faster design convergence
4. Scripting in an interpreted language (TCL, py)
5. Ability to work independently and at various levels of abstraction
6. Strong analytical ability and problem solving skills8. Strong written and verbal communication skills
9. Ability to mentor other engineers and technically guide them.
Minimum Qualifications:
1. Bachelor/Master degree in CS, CE or EE or equivalent experience
2. 10+ years of Physical design experience with a strong understanding of digital circuits and proficiency in static timing analysis (STA) tools like PrimeTime or Innovus.
3. Experience with signoff corner selection, PV guard-banding, PV convergence, including static timing and power analysis
4. Strong experience in SoC and ASIC design flows on taped out designs
5. Expertise in timing closure at block/chip level and ECO flows
6. Experience with scripting in an interpreted language
Preferred Qualifications:
1. Experience with full chip integration, die-to-die and package integration level timing signoff
2. Hands-on experience with synthesis, block and chip level implementation with industry standard PnR flows and tools
3. Strong experience in CPU and GPU design flows on taped out designs
4. Design tools and methods development
5. Capable of working in a high performing team to deliver the results required from the organization.
Experienced HireShift 1 (India)India, BangaloreIndia, HyderabadThis role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.These jobs might be a good fit