Write micro-architecture specifications and participate in reviews.
Implement Verilog RTL to meet timing, performance, and power requirements.
Contribute to full chip integration and timing methodology/analysis.
Develop and analyze functional coverage.
Help define, evolve, and support our design methodology.
Collaborate with the verification team to address design bugs and close code coverage.
Work closely with the physical design team to close design timing and place-and-route issues.
Triage, debug, and root cause simulation, software bring-up, and customer failures
Perform diagnostic and post-silicon validation tests in the lab
Minimum Qualifications:
Bachelor's Degree in Electrical or Computer Engineering with 7+ years of ASIC design experience or Master's Degree in Electrical or Computer Engineering with 4+ years of ASIC design experience.
Prior experience working with Verilog or System Verilog programming skills
Experience with simulators/synthesis/static timing constraints and related tools (e.g., VCS, DC, PrimeTime)
Experience with debugging and verification methodologies
Preferred Qualifications:
Understanding of Networking technologies and concepts