Role and Responsibilities
We’re seeking a highly experienced and skilled SoC Architect to lead the design and development of coherent interconnect architectures for next-generation System-on-Chip (SoC) products. As a key member of our SoC Architecture team, you will be responsible for defining and implementing innovative, high-performance, and low-power interconnect solutions that enable seamless communication between various IP blocks and subsystems within our SoCs.
- You provide technical leadership and expertise in the design and development of coherent interconnect architectures, including cache coherence protocols, network-on-chip (NoC) designs, and high-speed interface protocols (e.g., AXI, ACE, CHI etc.).
- You collaborate with cross-functional teams to define and optimize SoC architectures, ensuring that interconnect designs meet system performance, power, and area requirements.
- You lead the development of interconnect IP blocks, including specification, design, verification, and validation of coherent interconnect protocols and NoC fabrics.
- You analyze and optimize interconnect performance, power consumption, and area efficiency using simulation tools, modeling, and benchmarking.
- You work closely with various stakeholders, including system architects, IP designers, and software teams to ensure seamless integration of interconnect IP into SoC designs.
- You contribute to the development of technical roadmaps for coherent interconnect architectures, aligned with Samsung's strategic goals and industry trends.
- You mentor junior engineers and share knowledge and expertise with the team to ensure skill growth and expertise development.
Skills and Qualifications
- 15+ years of experience with a Bachelor’s degree in Computer Science/Computer Engineering/relevant technical field, or 13+ years of experience with a Master’s degree, or 11+ years of experience with a PhD.
- 15+ years of experience in SoC architecture, interconnect design, or related fields, with a focus on coherent interconnect architectures.
- In-depth knowledge of:
- Cache coherence protocols (e.g., MESI, MOESI, etc.)
- Network-on-chip (NoC) designs and protocols (e.g., AXI, ACE, CHI etc.)
- High-speed interface protocols (e.g., PCIe, USB, etc.)
- Interconnect IP design and development
- System-level design and optimization
- Proficiency in programming languages such as C, C++, Python, and Verilog/VHDL.
- Proven experience in technical leadership, collaboration, and communication with cross-functional teams.
- Strong understanding of industry trends and standards in SoC architecture, interconnect design, and related technologies.
With architecture scalability at the frontier of our design focus, our performance- and power-optimized IP solution gets integrated into complex semiconductor products, aiming to reach multiple market segments.
Being part of a new team of talented individuals with vastly diverse backgrounds and skill sets at a well-established global company means you have limitless room to explore, innovate, and expand role responsibilities to build technical expertise. With a big charter ahead, we get to do challenging work and solve unique problems in a highly collaborative and supportive environment. You will always be learning while helping us shape the team’s culture.
U.S. Export Control
This position requires the ability to access information subject to U.S. export control restrictions. Applicants must have the ability to access export-controlled information or be eligible to receive a government authorization to access export-controlled information.