Expoint – all jobs in one place
The point where experts and best companies meet

Soc Validation Engineering jobs at Intel in India, Bengaluru

Discover your perfect match with Expoint. Search for job opportunities as a Soc Validation Engineering in India, Bengaluru and join the network of leading companies in the high tech industry, like Intel. Sign up now and find your dream job with Expoint
Company (1)
Job type
Job categories
Job title (1)
India
Bengaluru
92 jobs found
16.09.2025
I

Intel SOC Physical Design Engineer Lead India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Performs physical design implementation of CPU designs from RTL to GDS to create a design database that is ready for manufacturing. Conducts all aspects of the CPU physical design flow...
Description:
Job Description:
  • Performs physical design implementation of CPU designs from RTL to GDS to create a design database that is ready for manufacturing.
  • Conducts all aspects of the CPU physical design flow including synthesis, place and route, clock tree synthesis, floor planning, static timing analysis, power/clock distribution, reliability, and power and noise analysis.
  • Conducts verification and signoff including formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking.
  • Analyzes results and makes recommendations to improve current and future CPU microarchitectures closely collaborating with logic, circuit, architecture, and design automation teams.
  • Possesses CPU specific expertise in various aspects of structural and physical design, including physical clock design, timing closure, coverage analysis, multiple power domain analysis, structured placement, routing, synthesis, and DFT.
  • Works intimately with industry EDA vendors to build and enhance tool capabilities to design a highspeed, low power synthesizable CPU.
  • Optimizes CPU design to improve product level parameters such as power, frequency, and area. Participates in the development and improvement of physical design methodologies and flow automation.
Qualifications:
  • B.Tech. or M.Tech. inElectrical/ElectronicsEngineering with 8-12+ years' of experience.
  • Key skills: Experience in all aspects of physical design flow in SOC using Synopsys and cadence tools.
  • Experience in timing signoff, formal verification and low power static signoff.
  • Experience in all aspects of clock distribution.
  • Experience in deep submicron process technology nodes is strongly preferred.
  • Solid understanding of power delivery and power plane distributions, power estimation and optimization in SOC.
  • Solid understanding industry standard tools for synthesis, place and route and tape out flows.Solid understanding of physical design verification methods to debug LVS/DRC.
Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more
15.09.2025
I

Intel Formal Verification Engineering Manager India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Directs and manages a team of formal verification engineers responsible for IP and SoC design verification. Deploys and manages leading formal verification processes, procedures, verification tools, and technologies based on...
Description:
Job Description:
  • Directs and manages a team of formal verification engineers responsible for IP and SoC design verification.
  • Deploys and manages leading formal verification processes, procedures, verification tools, and technologies based on latest model and algorithms.
  • Possesses subject matter expertise in formal verification principles, methods, and relevant standard industry practices.
  • Oversees definition, boundaries and performance of formal verification, proper test planning, tracking, and evaluating ROI.
  • Works with design and microarchitecture teams to identify design bugs and improve overall microarchitecture.
  • Manages stakeholders, works with respective IP/SoC teams, keeps them updated on the progress, and drives problem scoping and solution.
  • Responsible for enabling teams to execute through clear goal setting, facilitating work, maintaining accountability, applying differentiated performance management, and driving team results.
  • Drives results by inspiring people, role modeling Intel values, developing the capabilities of others, and ensuring a productive work environment.
Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Minimum Qualifications:

  • Year of experience: 8+ with minimum of 4 years in formal execution.

Preferred Qualifications:

  • Project management experience is plus
  • Leading team in formal verification execution is must.
  • Having hands experience in execution and the candidate will be contributing to some of the execution.

Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and orschoolwork/classes/research.

Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

09.09.2025
I

Intel SoC Design Verification Engineer India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Performs functional logic verification of an integrated SoC to ensure design will meet specifications. Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the...
Description:
Performs functional logic verification of an integrated SoC to ensure design will meet specifications. Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications. Executes verification plans and defines and runs emulation and system simulation models to verify the design, analyze power and performance, and uncover bugs. Replicates, root causes, and debugs issues in the presilicon environment. Finds and implements corrective measures to resolve failing tests. Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features. Documents test plans and drives technical reviews of plans and proofs with design and architecture teams. Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage. Maintains and improves existing functional verification infrastructure and methodology. Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages, and proliferates to future products.Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Minimum Qualifications:Candidate should have a BS, MS or PhD in Electrical or Computer Science Engineering or related field with 8+ years of technical experience.Related technical experience should be in/with: Silicon Design and/orPreferred Qualifications:Design and/or Design Verification with developing, maintaining, and executing complex IPs and/or SOCs.Experience in PreSilicon Performance Verification OVM/UVM, System Verilog, constrained random verification methodologies.The complete verification life cycle (verification architecture, test plan, execution, debug, coverage closure).Developing validation test suites and driving continuous improvement into existing validation test suites and methodologies.Experience in Xeon CPU Pre-Silicon or Post Silicon Validation.Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and orExperienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

08.09.2025
I

Intel SoC Physical Design Engineer India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Performs physical design implementation of custom IP and SoC designs from RTL to GDS to create a design database that is ready for manufacturing. Conducts all aspects of the physical...
Description:
Job Description:
  • Performs physical design implementation of custom IP and SoC designs from RTL to GDS to create a design database that is ready for manufacturing.
  • Conducts all aspects of the physical design flow including synthesis, place and route, clock tree synthesis, floor planning, static timing analysis, power/clock distribution, reliability, and power and noise analysis.
  • Conducts verification and signoff include formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking.
  • Analyzes results and makes recommendations to fix violations for current and future product architecture.
  • Possesses expertise in various aspects of structural and physical design, including physical clock design, timing closure, coverage analysis, multiple power domain analysis, placing, routing, synthesis, and DFT using industry standard EDA tools.
  • Optimizes design to improve product level parameters such as power, frequency, and area. Participates in the development and improvement of physical design methodologies and flow automation.
Qualifications:

BS/BTech degree with 8 years of experience, or MS/MTech degree with 6 years of experience, in Electronics Computer Engineering, or a related field.

  • Preferred Qualifications:
  • At least 7-13 years of experience in physical design using industry EDA tools.
  • Experience in Python/Perl/TCL programming languages.
Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

07.09.2025
I

Intel SoC Design Verification Engineer India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Verification of Design for Debug features (e.g. low and high-bandwidth signal tracing and event triggering) using simulation, emulation, and/or FPGA. Creating test plans and tests for validating portions of a...
Description:
Job Description:

Come join Intel's Design Development Group organization as an SOC Verification engineering focused on Design for Debug (DFD). As a member of the product team, you will work firsthand with multi-function teams/sites, implementing and validating state-of-the-art debug solutions appropriate for new and existing technology in the product. In this role you will be working as part of a pre-silicon validation team for future Intel SoCs or IPs, focusing on debug validation. You will be working with pre-silicon and post -silicon validation teams to improve debug features and tools suites. You will also work closely with post-silicon validation SW teams on debug tool validation and silicon enabling. You will be pioneering new debug tools and flows, reviewing and publishing architectural specs and supporting next-generation silicon enabling on system platforms.Your responsibilities will include but not be limited to:

  • Verification of Design for Debug features (e.g. low and high-bandwidth signal tracing and event triggering) using simulation, emulation, and/or FPGA.
  • Creating test plans and tests for validating portions of a complex microarchitecture using written specs, RTL code and other tests as a guide.
  • Learning Power Management, Memory and debug architecture and microarchitecture by debugging failures to the root cause.
  • Developing and utilizing various debug and validation tools and/or methodologies to implement validation plans with the goal being to ensure a solid design.
  • Participating in the debug of failures on silicon and developing new testing strategies to detect these failures on RTL models.
  • Developing debugging tools and software.

Minimum Qualifications:

  • Candidate must have either a BE /ME / MTech or MS in Electronics, VLSI, Microelectronics, Computer Science or Electrical Engineering with 4-10 Years of experience.
  • Extensive Pre-silicon Track record of driving debug tools enabling and validation, improvements and getting them adopted by others.
  • Proven record of working across verification teams to solve problems.
  • Expert of HW and SW Interaction and debug to root cause.
  • Experience working across verification, architecture, SW, and design teams to resolve debug issues.
    Minimum 4 years of experience with writing verification plans and testcases to implement those validation plans.
  • Minimum 4years of SOC Verification or Functional verification.
  • Minimum 2yrs experience with Programming languages/Scripting: C, Perl, Python, Verilog and UNIX or Linux.
  • Minimum 2yrs experience with SOC Architecture.
  • Must have 4yrs+ experience with SOC Verification or Functional Verification.
  • Must have 4yrs+ experience with validation or testing experience, especially in a silicon design team.

Preferred Qualifications

  • Good to have 2yrs+ experience with industry standards such as JTAG, Tessent and Debug architecture.
  • Good to have working experience on assertions, coverage and Formal verification
Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

24.08.2025
I

Intel SoC Director India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
Leadarchitecture/micro-architecturedefinition for advanced high performance SoCs, including chiplet-based designs supporting high throughput die to die coherency. Define and implement a scalable & high compute Chassis architecture for AI based consumer...
Description:

About the Role

We are seeking an exceptionally motivated and experienced Silicon Development Engineer to lead thearchitecture/micro-architecturedefinition and design of complex System-on-Chip (SoC) solutions. This role demands extensive understanding of SoC Architecture, Digital IP, and Network-on-Chip Interconnect design, coupled with significant pre/post-silicon debug expertise. The successful candidate will be instrumental in defining and implementing chassis architectures for advancedhigh-compute/performanceSoCs.


Key Responsibilities:

  • Leadarchitecture/micro-architecturedefinition for advanced high performance SoCs, including chiplet-based designs supporting high throughput die to die coherency.
  • Define and implement a scalable & high compute Chassis architecture for AI based consumer and server SoCs
  • Drive micro-arch and design for high PPA solutions with optimised clock, reset, power for high compute SoC designs.
  • Define end-to-end QoS solutions for multiple traffic class systems and implement low-latency, Head of Line blocking-free high throughput networks with complete freedom from interference
  • Oversee SoC Chassis architecture, including Fabrics, SMMU & Access control
  • Define Coresight compliant Debug and trace architecture for the chassis & SoC
  • Work with design team to manage full-chip implementation of SoCs, encompassing Interconnect, SMMUs, Reset, Clocking, IO Mux, Debug-Trace, and High-Speed & Low speed IO Peripherals
  • Work with Physical design teams to define the right SoC/Chassis partitioning, floor planning for a highly scalable SoC solution
  • Drive project management, leading functional teams, and managing cross-functional multi-site projects.

Minimum Qualifications

BS in electrical engineer or computer science with 12+ years of experience

8+ Years of in silicon development engineering, with a strong focus on complex SoC Architecture.

5+ years of experience in experience in pre/post silicon debug.

5+ Years of experience with Memory & High-Speed interfacing

Deep understanding of Full chip System bus/fabric architecture (Coherent & Non-coherent).

Proven expertise in building SoCs with complex traffic class system with real time high throughput traffic management.

Strong background in Synthesis & Timing Analysis (Design Compiler/Primetime).

Experience with SOC Partitioning & Floor planning & strong awareness of technology nodes.

Preferred Qualifications

Strong understanding of latest DIE2DIE interfaces like UCIE & high-speed peripherals (PCIE) & Low speed peripherals (UART, SPI, CAN)

Solid knowledge of Multi-core infrastructure & IPC communication for efficient & performance SoC (looks good)

Proficiency with Simulation, Validation, and Signoff tools (IUS, Verdi, CDC, RDC, Lint).’’ (looks good)

Experience with 3nm chiplet-based SoC & chassis architecture.

Familiarity with UCIE based chiplet designs.

Hands-on experience with AMBA/CHI/UCIE/PCIE compliant High throughout interconnects.

Prior experience in leading microarchitecture and design forconsumer/wireless/automotive/ServerHPC SoCs.

Proven track record of defining and implementing low power, isolation & power management architectures.

Experience with third-party IP evaluation and liaison

Experienced HireShift 1 (India)India, BangaloreThis role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

11.08.2025
I

Intel Pre-Silicon Validation Engineer India, Karnataka, Bengaluru

Limitless High-tech career opportunities - Expoint
:We are seeking highly motivated, energetic, team oriented engineer with 4 8 years of relevant experience, willing to take the challenge of delivering IP, Subsystem and SoC Pre Silicon verification...
Description:
Job Description:

We are seeking highly motivated, energetic, team-oriented engineer with 4-8 years of relevant experience, willing to take the challenge of delivering IP, Subsystem and SoC Pre-Silicon verification of the latest set of cutting-edge products in Ethernet Product Group in Intel.

In this position, you will participate and lead the verification of IP, Sub-systems and SoC. You will focus on executing pre-Silicon validation plans as per the IP/product release schedule and deliverables, and carry out debug, report failures, report potential failures and help with root-causing the failures. You will be required to create/review verification test plans, drive/participate in discussions across various disciplines to get a clear understanding of requirements, develop the architecture and design of the verification environment in UVM for pre-silicon RTL verification, develops/run/debug tests in System Verilog, mentor's other engineers in using the verification infrastructure and creating test benches. You may work on verification of block/ss/SoC level testing, participate in functional coverage, code coverage reviews and implement feedback. You should also be able to supportpost-silicon/platform

Qualifications:

Minimum Qualifications:B. Tech/M.Tech in Electrical, Electronics/CS streams.


Relevant Experience:3 to 8 Years.

High Proficiency in UVM-ability to architect complex testbenches, verification infrastructure, debugging and issue resolution. AXI, AHB, APB, ACE, AXI Stream protocol knowledge Fundamentals of A-profile Cores, AND/OR Networking Protocols such as PCIe, Ethernet, RDMA, NVME or Experience on Networking flows, AND/OR experience in DDR will be extremely preferred

Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more

These jobs might be a good fit

Limitless High-tech career opportunities - Expoint
Performs physical design implementation of CPU designs from RTL to GDS to create a design database that is ready for manufacturing. Conducts all aspects of the CPU physical design flow...
Description:
Job Description:
  • Performs physical design implementation of CPU designs from RTL to GDS to create a design database that is ready for manufacturing.
  • Conducts all aspects of the CPU physical design flow including synthesis, place and route, clock tree synthesis, floor planning, static timing analysis, power/clock distribution, reliability, and power and noise analysis.
  • Conducts verification and signoff including formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking.
  • Analyzes results and makes recommendations to improve current and future CPU microarchitectures closely collaborating with logic, circuit, architecture, and design automation teams.
  • Possesses CPU specific expertise in various aspects of structural and physical design, including physical clock design, timing closure, coverage analysis, multiple power domain analysis, structured placement, routing, synthesis, and DFT.
  • Works intimately with industry EDA vendors to build and enhance tool capabilities to design a highspeed, low power synthesizable CPU.
  • Optimizes CPU design to improve product level parameters such as power, frequency, and area. Participates in the development and improvement of physical design methodologies and flow automation.
Qualifications:
  • B.Tech. or M.Tech. inElectrical/ElectronicsEngineering with 8-12+ years' of experience.
  • Key skills: Experience in all aspects of physical design flow in SOC using Synopsys and cadence tools.
  • Experience in timing signoff, formal verification and low power static signoff.
  • Experience in all aspects of clock distribution.
  • Experience in deep submicron process technology nodes is strongly preferred.
  • Solid understanding of power delivery and power plane distributions, power estimation and optimization in SOC.
  • Solid understanding industry standard tools for synthesis, place and route and tape out flows.Solid understanding of physical design verification methods to debug LVS/DRC.
Experienced HireShift 1 (India)India, Bangalore

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Show more
Find your dream job in the high tech industry with Expoint. With our platform you can easily search for Soc Validation Engineering opportunities at Intel in India, Bengaluru. Whether you're seeking a new challenge or looking to work with a specific organization in a specific role, Expoint makes it easy to find your perfect job match. Connect with top companies in your desired area and advance your career in the high tech field. Sign up today and take the next step in your career journey with Expoint.