Who You'll Work With
You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design signoff activities.
What You'll Do
Responsible for thorough test planning and development of test benches to verify comprehensive Design-for-Test (DFT) architecture that supports ATE screening, in-system test, debug and diagnostics needs of the design.
Minimum Qualifications:
- Bachelor's or a Master’s Degree in Electrical or Computer Engineering required with at least 7 years of experience.
- Prior experience with the latest innovative trends in DFT, test and silicon engineering.
- Prior experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
- Exposure with hardware design specifications and verification plan/matrix, RTL & testbench implementations.
- Prior experience on DFT quality sign off checklist and reviews for chip tape out, including test coverage, STA.
- Exposure to pre-silicon DFT implementation and verification flows, and post-silicon test bring up procedures.
Preferred qualifications:- DFT CAD development – Test Architecture, Methodology and Infrastructure
- Post silicon validation using DFT patterns.