המקום בו המומחים והחברות הטובות ביותר נפגשים
Job Area:
Engineering Group, Engineering Group > ASICS Engineering
Infra Systems team is actively seeking candidates for special Physical Architecture Engineering positions in our Infra Systems Architecture team. This team designs the best possible and optimized NoC (Network on Chip) which is highly floorplan driven. Also, as a Physical Architect engineer you will design architectures which can be implemented with best PPA. You will also produce custom methodologies best suited for implementing the NoC.
Tasks also involve Architecture, planning, and enablement of the best-in-class NoCs, customized implementation techniques, to achieve best in class latency, area, performance, and power goals. As a Physical Architect the tasks will include analysis, review, and improvement of functional and test (DFT) mode constraints for synthesis and place and route process. Also, should be able to design recipes for physical aware synthesis, special placement strategies, optimal floorplanning, special clocking solutions (like mesh clock tree), power planning and analysis for lower power, optimized special routing techniques for reduced wire delays, timing optimization and closure with signal integrity for MMMC designs. The individual also should have deep knowledge on scripting and software languages including Python, PERL/TCL, Linux/Unix shell and C. This individual will analyze area, latency, timing, and power of the NoCs and estimate/plan physically aware NoC architectures for a more optimal one for the future.
Qualifications
4+ years industry experience/coursework in the following areas:
NoC Implementation Experience
AMBA Protocol
Cache Coherency mechanisms
Constraining and Timing Analysis experience
Physical Aware Synthesis
Physical Aware DFT
Physical Design
Clock tree Planning
Spine
Mesh CTS
Custom Placement and Routing and Source Sync Clock Routing
Formal verification experience
Power domain analysis experience
Design Compiler/Fusion Compiler/Genus/Primetime/Prime power/Innovus a plus
TCL programming in above tool environments will really be handy
Minimum Qualifications:
• Bachelor's degree in Science, Engineering, or related field and 4+ years of ASIC design, verification, validation, integration, or related work experience.
Master's degree in Science, Engineering, or related field and 3+ years of ASIC design, verification, validation, integration, or related work experience.
PhD in Science, Engineering, or related field and 2+ years of ASIC design, verification, validation, integration, or related work experience.
Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law.
Pay range:
$134,500.00 - $201,500.00
משרות נוספות שיכולות לעניין אותך