Role and Responsibilities
As a Principal Design Verification Engineer you will contribute to the functional verification of System IP including coherent interconnect, caches, and dynamic memory controllers. This is an individual contributor role with technical leadership, heavily involved hands-on project execution. A strong background in Design Verification, TB architect skills, methodologies and hands-on experience with both block-level and top-level is required to be successful in this role.This position may start at a higher level depending on your knowledge and experience.
- You act as the go-to person for technical know-how and micro architecture
- You architect and build re-usable testbenches right from scratch
- You identify shortcomings of existing verification flows and proposing new solutions
- You propose and drive best practices and methodologies that can improve productivity
- You own key features and timely execution of tasks as per milestones
- You create test plans as per spec, challenge spec and testplan/code reviews
- You work with designers to resolve any spec issues
- You create verification environments, stimulus, and tests
- You collaborate with designers to verify the correctness of a design feature and resolve fails
- You develop assertions, checkers, covergroups, and Systemverilog constraints
- You debug and root cause functional fails from regressions
- You analyze code and functional coverage results and perform gap analysis
- You identify coverage exclusions and improve stimulus
- You work with SoC team to debug functional fails during IP bringup and feature execution
- You collaborate with Physical design teams, running and debugging gate-level simulations
- You work with Performance verification teams to help with co-sim TB bringup
- You bringup power-aware verification with UPF
- You help with Silicon bringup and root causing fails
- You mentor junior team members
Skills and Qualifications
- 20+ years of experience with a Bachelor’s degree in Computer Science/Computer Engineering/relevant technical field, or 18+ years of experience with a Master’s degree, or 16+ years of experience with a PhD
- 15+ years of professional experience in a design verification role
- Must have experience with Coherent Interconnect; Combined experience with LPDDR memory controllers is a plus
- Proficient with ARM protocols – CHI, AXI, ACElite, APB
- Expert hands-on coding skills in System Verilog, UVM
- Experience with Git version control, Unix/Perl scripting
- Good written and verbal communication skills
- Formal verification skills will be a plus
With architecture scalability at the frontier of our design focus, our performance- and power-optimized IP solution gets integrated into complex semiconductor products, aiming to reach multiple market segments.
Being part of a new team of talented individuals with vastly diverse backgrounds and skill sets at a well-established global company means you have limitless room to explore, innovate, and expand role responsibilities to build technical expertise. With a big charter ahead, we get to do challenging work and solve unique problems in a highly collaborative and supportive environment. You will always be learning while helping us shape the team’s culture.
U.S. Export Control
This position requires the ability to access information subject to U.S. export controlrestrictions. Applicantsmust have the ability to access export-controlled information or be eligible to receive a government authorization to access export-controlled information.