

Since pioneering the worldโs first hybrid silicon laser, IPS has led the industry in scalable, high-volumemanufacturing andadvanced photonics development. Our mission: deliver next-generation bandwidth growth with smaller form factors, co-packaging, and speeds from 400G today to 1.6T+ tomorrow.
We are seeking a Lead Analog SerDes Architect / Design Engineer to join our team and shape the future of data center connectivity. In this role, you will:
Minimum QualificationsThe ideal candidate should have a minimum of MS in Electrical Engineering with 8+ years of experience in high-speed serial links and deep knowledge of analog CMOS/BiCMOS designs in deep sub-micron process technologies.โข Hands-on circuit design experience of SerDes blocks like Equalizers, PLL, Phase-Interpolators, CDR, etc. for 28Gbps+ data rates.
โข Experience with design of inductors, transmission line, Trans-Impedance Amplifiers (TIA) and modulator drivers.
โข Experience with design of precision analog circuits like ADC/DACs.
โข Experience with designing PAM4/NRZ links.
โข Experience with Mixed signal design flow
โข Experience with full-chip designs, ESDs and verification flows.
Preferred Qualifications
โข Familiarity with Optical communications.
โข Experience with 400G/800G/1.6T optical links.
โข Experience with package/test setup design.
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 214,730.00 USD - 303,140.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

We are seeking a Senior Device Engineer to drive the development of next-generation CMOS device technologies in our high-volume manufacturing environment. You will collaborate with cross-functional teams to develop innovative semiconductor solutions, optimize manufacturing processes, and deliver customized device architectures that meet our foundry customers' most demanding requirements.
Key Responsibilities
Data Analysis and Optimization: Utilize advanced data analysis, scripting, and analytical techniques to accelerate learning and drive continuous improvement. Interpret complex product data including inline, e-test, and SORT data to identify failure root causes and develop effective solutions.
Adaptability andProblem-Solving -Navigating changing technology landscapes while troubleshooting complex issues under tight timelines.
Qualifications:Bachelor's Degree in Electrical Engineering, Physics, or related field with 7+ years of experience in CMOS device engineering, device physics, logic architecture, and interconnect development on leading-edge technology nodes.
The experience must include:
Preferred Qualifications
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 117,140.00 USD - 226,150.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

In this position, you will function as a senior technical member in the NPU architecture performance COE(center-of-excellence)
The roleโs responsibilities include but are not limited to:
You must possess the minimum education requirements and minimum required qualifications to be initially considered for this position. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Qualifications could be obtained through a combination of schoolwork, classes, research, and/or relevant previous job and/or internship experiences.
Minimum Qualifications
Preferred Qualifications
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 168,100.00 USD - 299,040.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

Responsibilities will include but are not limited to:
โข Designing, implementing, growing, and maintaining Analysis Packages that are used by decision makers at Intel to improve product design, architecture, and manufacturing processes.
โข Analysis Packages include a variety of techniques including mathematical optimization, simulation, and Machine Learning models.
You will work directly with our business partners to:
โข Identify areas where applying analytics can improve business results.
โข Research analytical techniques to address business problems.
โข Design and implement analysis packages.
โข Work with partners to ensure the analysis is adopted and used by the business.
โข Measure the impact as time or cost savings and revenue increases for Intel.
โข Research new techniques and propose new optimization tools for our applications.
In addition to the qualifications a successful candidate will demonstrate:
โข Problem solver with the ability to generalize.
โข Self-starter, organized, detail-oriented, and ability to move forward through ambiguity.
โข Excellent written and verbal communication and presentation skills.
Minimum Qualifications:
The candidate must possess a PHD or master's degree inmathematics/Statistics/IndustrialEngineering/OperationsResearch/Computer Science, or STEM related field AND 4+ years of related experience in the following:
โข Python, or other programming languages (Python preferred)
โข Python analytical libraries (pandas, numpy, matplotlib, scikit-learn).
โข Expertise deploying large scale Linear programming (LP) or Mixed Integer Programming (MIP) models
โข Experience of statistical modeling, machine learning algorithms, causal inference and experimental design
Preferred Qualifications:
โข Knowledge of advanced Numerical Optimization Concepts (Decomposition methods, Dynamic Programing, Stochastic Optimization, Robust Optimization).
โข Demonstrated expertise with market segmentation, demand modeling and pricing models.
โข Experience with source control (GIT, GitHub).
โข Experience with test driven development and unit testing frameworks
โข Working knowledge of Dev-OPS and/or ML-OPS
โข Proven track record of solving complex business problems.
โข Experience working effectively building and managing effective customer relationships.
โข Comfortable with linear optimization software (ILOG/CPLEX, GUROBI, etc.)
โข Experience with Meta-heuristics and non-linear optimization methods
โข Experience handling structured and semi-structured datasets
โข Ability to query analyze and present and visualize data.
offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 160,570.00 USD - 226,690.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

We are seeking an experienced NPI Transfer Manager to lead new product introduction and technology transfer initiatives from concept through production qualification. This role serves as the primary interface between ourAdvanced Packaging Technology and Development
Key Responsibilities
1. NPI Leadership and Execution
2. Cross-Functional Collaboration
3. Customer Interface and Relationship Management
4. Technical Support and Problem Resolution
Required Experience
Preferred Experience
Key Competencies
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 187,330.00 USD - 264,470.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

Role Overview:
The Senior Thermal Architect will lead thermal design and strategy for next-generation GPU, AI accelerators, and data center products. This role is critical to enabling high-performance computing at scale while meeting stringent thermal requirements. You will define thermal architecture across silicon, package, and platform levels, ensuring optimal thermal performance for products approaching multi-kilowatt levels:
Key Responsibilities:
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Knowledge and/or experience listed below would be obtained through a combination of your school, work and/or classes and/or research and/or relevant previous job and/or internship experiences
Minimum Qualifications
Preferred Qualifications
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 136,990.00 USD - 262,680.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

Key Responsibilities:
Required Experience:
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US:ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื

Since pioneering the worldโs first hybrid silicon laser, IPS has led the industry in scalable, high-volumemanufacturing andadvanced photonics development. Our mission: deliver next-generation bandwidth growth with smaller form factors, co-packaging, and speeds from 400G today to 1.6T+ tomorrow.
We are seeking a Lead Analog SerDes Architect / Design Engineer to join our team and shape the future of data center connectivity. In this role, you will:
Minimum QualificationsThe ideal candidate should have a minimum of MS in Electrical Engineering with 8+ years of experience in high-speed serial links and deep knowledge of analog CMOS/BiCMOS designs in deep sub-micron process technologies.โข Hands-on circuit design experience of SerDes blocks like Equalizers, PLL, Phase-Interpolators, CDR, etc. for 28Gbps+ data rates.
โข Experience with design of inductors, transmission line, Trans-Impedance Amplifiers (TIA) and modulator drivers.
โข Experience with design of precision analog circuits like ADC/DACs.
โข Experience with designing PAM4/NRZ links.
โข Experience with Mixed signal design flow
โข Experience with full-chip designs, ESDs and verification flows.
Preferred Qualifications
โข Familiarity with Optical communications.
โข Experience with 400G/800G/1.6T optical links.
โข Experience with package/test setup design.
Weoffer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in the US: 214,730.00 USD - 303,140.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.ืืฉืจืืช ื ืืกืคืืช ืฉืืืืืืช ืืขื ืืืย ืืืชื