Expoint - all jobs in one place

מציאת משרת הייטק בחברות הטובות ביותר מעולם לא הייתה קלה יותר

Limitless High-tech career opportunities - Expoint

Intel Global Yield Defect Reduction Senior Development Engineer 
Taiwan, Taiwan Province, Hsinchu 
829313977

24.06.2024

Candidate should possess the following behavioural skills:

  • Problem-solving and project/program management experience with strong self-initiative and self-learning capabilities.
  • Demonstrated interpersonal skills to perform at leadership role including influencing, engaging, and motivating.
  • Proven track record of working across organization through matrix structures to accomplish strategic objectives with conflicting priorities.
  • Must demonstrate strong communication skills.

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications:

  • Bachelor’s degree in science and engineering major, with at least 15-18 years of experience.
  • Strong understanding on defect mechanism and yield impact in semiconductor high-volume production and proven quantified track record of driving down D0.
  • 8+ years of experience in advanced node semiconductor industry in Defect engineering.
  • Basic understanding and collaboration experience with processes including lithography, dry etch, wet etch, CMP, diffusion, implant, thin films and metrology.
  • Experience in Statistics and Machine Learning preferred.
  • Experience in working with Process Integration, Design and OPC teams to identify layout-sensitive defect weak points and address systematic defect issues.
  • Knowledge of module tool impacts to defects, inline parametric and yield through PM life while understanding upstream and downstream impacts to other tools
  • Experience in FinFET technology development or high-volume manufacturing with hands-on knowledge of FinFET technology process flow to analyse systematic defect sources and set mitigation actions.
  • Working knowledge in module processes including lithography, dry etch, wet etch, CMP, diffusion, implant, thin films and metrology. Skills to develop improvement projects at module level to improve process for reduced defectivity and improved yield.

Preferred Qualifications:

  • Advanced degree (Master’s or Ph.D.) in Electrical Engineering, Physics, Chemistry or Materials Science major is preferred, with at least 12-15 years of experience.
  • Experience in project/program management and/or Task Force Team lead.
  • Must demonstrate solid communication skills.
  • Ability to work with multi-functional, multi-cultural teams.
  • Demonstrated interpersonal skills including influencing, engaging, and motivating.
  • Problem-solving technique with strong self-initiative and self-learning capabilities.
  • Ability to leverage big data analysis to identify process design weaknesses and/or manufacturing weaknesses to propose corrective, data-based solutions.
  • Ability to extracts insights from structured and unstructured data by quickly synthesizing large volumes of data and applying statistics and machine learning.
  • Experience in new semiconductor technology development.
  • Experience in serving external Foundry customers through technical interactions.
  • Experience in GAA (Gate-All-Around) technology architecture.

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing BenefitsThis role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.