The application window is expected to close on: March 28, 2025.
Job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.
This role requires being onsite in San Jose, CA 4+ days/week.
Your Impact
Key responsibilities include:
- Author design specifications and participate in micro-architecture specification reviews.
- Implement Verilog RTL to meet timing, performance, and power requirements.
- Contribute to full chip integration and timing methodology / analysis.
- Develop and analyze functional coverage.
- Collaborate with the verification team to address design bugs and close code coverage.
- Work closely with physical design team to close design timing and place-and-route issues.
- Triage, debug, and root cause simulation, software bring-up, and customer failures.
- Perform diagnostic and post silicon validation tests in the lab.
Minimum Qualifications:
- Bachelor’s degree in Electrical or Computer engineering and 5+ years of ASIC Design experience or Master's degree in Electrical or Computer Engineering and 3+ years of experience.
- Experience with Verilog/System Verilog programming.
- Interactive and waveform debug experience.
Preferred Qualifications:
- Scripting experience (Python, Perl, TCL, shell programming).
- Experience with Synopsys Design Constraints (SDC).
- Good written and verbal communication skills.