המקום בו המומחים והחברות הטובות ביותר נפגשים
What you’ll be doing:
You will be responsible for verifying the ASIC design, architecture and micro-architecture of memory sub-systems/units using advanced verification methodologies.
Understand the design and implementation, define the verification scope, develop the verification infrastructure and verify the correctness of the design.
Coming up come up with test plans, tests and verification infrastructure for complex IPs/sub-systems.
Build reusable bus functional models, monitors, checkers and scoreboards following coverage driven verification methodology.
Work on advanced verification methodologies like SV/UVM.
Perform functional coverage driven verification closure.
Working with architects, designers, and pre and post silicon verification teams to accomplish your tasks.
What we need to see:
B.Tech./ M.Tech., or equivalent experience.
3+ years of relevant experience.
Experience in verification of complex IPs/units and sub-systems.
Experience in verification using random stimulus along with functional coverage and assertion-based verification methodologies.
Expertise in Verilog.
Knowledge in SystemVerilog or similar HVL / UVM or VMM.
Ways to stand out from the crowd:
Experience in memory subsystem or network interconnect IP verification.
Good debugging and analytical skills with sound scripting knowledge.
Good communication and excellent team player.
משרות נוספות שיכולות לעניין אותך