BS/BE/BTech/MS/ME/MTech in Electronics or Microelectronics/VLSI, or Electrical Engineering
Min 10+ years of experience in semiconductor design.
Great communication, collaboration and teamwork skills and ability to contribute to diverse and inclusive teams.
Proven track record of implementing designs through synthesis, floorplanning, place and route, extraction, timing, and physical verification.
Preferred:
Large SoC/CPU/IP design tape-out experience in the latest foundry process nodes.
Excellent project management skills and ability to juggle multiple projects at once.
Strong understanding of constraints generation, STA, timing optimization, and timing closure.
In-depth understanding of design tradeoffs for power, performance, and area.
Strong understanding of low power design implementation.
Hands on experience with CTS and global clock distribution methods in multi-voltage, multi-clock, multi-domain, and low power designs.
Hands-on experience in power analysis (using PrimePower, PT-PX) and low power optimization methodology.
Experience with IO/Bump planning, RDL routing will be a big-plus.
Experience and knowledge of formal equivalency checks, LEC, LP, UPF, reliability, SI, and Noise.
Experience in EDA tools such as Fusion Compiler, Primetime, StarRC, RedHawk, Formality, etc.
Exposure and some hands-on experience with PD flows bring up/setup/flow flush, overall know how of PD-TFM and PD methodology is a big plus
Strong problem-solving and data analysis skills
Automation skills using scripting languages such as Perl, TCL, or Python.
Responsibilities
In this high impact role, you will be responsible to:
Own execution from synthesis to place and route of partitions through all signoff including timing signoff, physical verification, EMIR signoff, Formal Equivalence, and Low Power Verification.
Own partition floorplanning for optimizing blocks for Power, Performance and Area.
Converge the design through all signoff aspects viz., timing, EMIR, physical/layout fixes, formal equivalence verification, low power verification and all signoff and paranoia checks.
Additionally flow flush PD TFM on few design partitions for early identification of any design PD flow issues before every PD TFM release is proliferated and deployed across all partitions/subchips for PD execution.
Partner closely with PD flow/CAD team and PD methodology team to flag & fix PD TFM issues upfront and ensure those are fixed in the next PD TFM release from CAD or are updated in the design project layer (as appropriate).
Have close collaboration with RTL team to help drive and resolve design issues related to block closure.
Understand tools, flows, and overall design methodology in design construction, signoff, and optimization with a data driven approach.
Implement robust clock distribution solutions using appropriate methods that meet design requirements.
Make good independent technical trade-offs between power, area, and timing (PPA).