Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
3 years of experience with Design For Test (DFT) methodologies, DFT verification, and industry-standard DFT tools.
Experience with ASIC DFT synthesis, simulation, and verification flow.
Experience using Electronic Design Automation (EDA) test tools (e.g., Spyglass, Tessent, etc.).
Preferred qualifications:
Master's degree in Electrical Engineering.
Experience in fault modeling.
Experience in IP integration (e.g., Memories, Test Controllers, Test Access Point (TAP), and Memory Built-In Self Test (MBIST)).
Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, debug of silicon issues).
Experience in SoC cycles, including silicon bring-up and silicon debug activities.