Expoint – all jobs in one place
מציאת משרת הייטק בחברות הטובות ביותר מעולם לא הייתה קלה יותר

דרושים Analog Layout Junior Engineer ב-Marvell ב-Argentina, Cordoba

מצאו את ההתאמה המושלמת עבורכם עם אקספוינט! חפשו הזדמנויות עבודה בתור Analog Layout Junior Engineer ב-Argentina, Cordoba והצטרפו לרשת החברות המובילות בתעשיית ההייטק, כמו Marvell. הירשמו עכשיו ומצאו את עבודת החלומות שלך עם אקספוינט!
חברה (1)
אופי המשרה
קטגוריות תפקיד
שם תפקיד (1)
Argentina
Cordoba
נמצאו 5 משרות
04.09.2025
M

Marvell Architecture DSP Staff Engineer Argentina, Córdoba, Cordoba

Limitless High-tech career opportunities - Expoint
תיאור:

What You Can Expect

  • Perform full-chip and block-level static timing analysis for advanced ASIC designs
  • Develop, maintain, and optimize timing constraints, methodologies, and automation scripts
  • Own timing closure across all stages of the design flow: RTL, synthesis, physical implementation, and signoff
  • Debug and resolve complex timing violations and drive design fixes
  • Collaborate closely with design, synthesis, and physical design teams to meet performance, power, and area (PPA) goals
  • Provide guidance on design partitioning, floorplanning, and timing budgeting strategies
  • Contribute to design reviews and provide expert insights for design improvements

What We're Looking For

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related discipline
  • 8+ years of hands-on experience in STA and timing closure for large-scale ASIC designs
  • Strong proficiency with EDA tools such as Synopsys PrimeTime, PrimeTime SI, and/or Cadence Tempus
  • Deep understanding of timing concepts, constraints development, and signoff methodologies
  • Demonstrated success in driving complex designs to timing closure
  • Excellent problem-solving skills and strong attention to detail
  • Strong communication skills and proven ability to work effectively in a collaborative team environment
  • Preferred Experience:

  • Familiarity with scripting languages such as Tcl, Perl, or Python
  • Experience with hierarchical timing andmulti-mode/multi-corner(MMMC) analysis
  • Knowledge of data center ASIC architecture or high-performance computing systems

Expected Base Pay Range (USD)

124,420 - 186,400, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Expand
27.06.2025
M

Marvell Software Engineer Intern Argentina, Córdoba, Cordoba

Limitless High-tech career opportunities - Expoint
תיאור:

What You Can Expect

  • Collaborating with cross-functional teams: Work closely with circuit design, applications engineering, packaging technology, and board design teams to define and implement system interconnects that meet both internal specifications and customer requirements.
  • Conducting simulations and analysis: Perform SI/PI simulations and analysis to predict and mitigate potential issues in the design phase.
  • Developing SI/PI design rules: Create and maintain design rules for floorplan, RDL, bump patterns, 2.5D/2D package, and PCB layouts to ensure signal and power integrity across the system.
  • SI/PI modelrelease: Release
  • Providing technical support: Offer technical support and guidance to other teams and customers regarding SI/PI issues and best practices.

What We're Looking For

  • Bachelor’s degree in electrical engineering and 8+ years of related professional experience or Master’s degree/PhD in electrical engineering with 5+ years of experience.
  • Solid transmission line and EM background is a must.
  • Must have good knowledge aboutinterposer/package/PCBdesign rules, routing feasibility and SI/PI design consideration.
  • Experiences in die-to-die interposer, package and PCB high density trial routing study by using Cadence tool such as APD or PCB editor is good plus.
  • System-level SI/PI simulation experience such as DDR/NAND and PCIe/Ethernet is preferred.
  • Always do the right thing and represent Marvell with ethics and integrity.

Expected Base Pay Range (USD)

143,200 - 214,500, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Expand
07.05.2025
M

Marvell Analog Designer Intern Argentina, Córdoba, Cordoba

Limitless High-tech career opportunities - Expoint
תיאור:
Data-Transport products (including functional blocks such as high-speed digital, multi-GHz ADC/DAC, PLL/DLL serial and parallel I/O, and clock


What You Can Expect

  • Own a chip/macro layout
  • Own the overall project schedule, leveraging the design lead and layout manager as needed.
  • Work effectively with various groups including layout, design, backend, frontend, ESD, packaging, CAD, etc. Represent layout within the project cross-function team with leading a team, including remote design teams
  • Help implement project specific guidelines and ensure team-members follow them
  • Contribute to overall team through tool testing, script development, flow documentation, training, etc.
  • Keep abreast of technology and tool developments and bring new ideas to the team.

What We're Looking For

  • Bachelor’s or Master's degree in Computer Science, Electrical Engineering or related fields and at least 5+ years of related professional experience.
  • Deep understanding of layout methodology from initial chip planning to tape-out.
  • Deep understanding parasitic optimizing in layout
  • Experiences in advanced process technology and Fin-FET is preferable.
  • Have a high level of proficiency in interpretation of CALIBRE DRC, ERC, LVS, etc. reports.
  • Have a high-levelproficiency/knowledgeof Synopsys or CADENCE layout entry tools.
  • Programming skills in any of the following are a plus: Skill or Ample or Perl, etc.
  • Strong technical and analytical background, problem solving skills, etc.
  • Fluent in English
  • Team player

Expand
04.04.2025
M

Marvell Analog Mixed Signal Design Engineer Argentina, Córdoba, Cordoba

Limitless High-tech career opportunities - Expoint
תיאור:

What You Can Expect

You will be responsible for leading a cross functional team to set the business strategy, define technology roadmaps, create customer specific solutions, and win new business. We are looking for someone who has close working relationships with our key customers and can understand the challenges our customers face, and propose products that can solve those problems. You will be responsible for taking the proposed concepts and converting them into full solutions while helping to articulate the solution value proposition and define long term roadmaps.

  • Lead product business planning activities including: market/technology trends, market sizing (TAM, SAM, SOM), key customers to win, competitive analysis, revenue, product positioning and pricing.
  • Gain in-depth understanding of customer applications and competitor solutions to define Marvell product roadmap and ensure products are compelling and differentiated.
  • Drive the opportunity funnel and design wins with sales which meet annual and exceed long-term revenue goals.
  • Establish influential senior management relationships at key accounts and partners.
  • Deep experience and relationships working w/one or more hyperscaler
  • Expert in one or more of the datacenter sub-markets (AI, Processors, CXL, VCU, Connectivity, etc)
  • Ability to lead cross functional teams to develop complex business and technical proposals & present to senior leadership
  • Business management experience (roadmap, MRD, revenue forecast, pricing, contracts, etc.)
  • Own development of comprehensive customer facing tools including customer presentations, white papers, solutions briefs and competitive positioning.

What We're Looking For

  • B.S. in Electrical or Computer Engineering (or related) required, MSEE and/or MBA preferred.
  • 15+ years of relevant semiconductor experience with solid understanding of semiconductor compute (CPU, GPU, FPGA) technologies and dynamics.
  • Excellent communication, interpersonal and presentation skills to all levels of the corporation, as well as partners and customers, with emphasis on persuasion and influence.
  • Can-do self-starter with strong cross-functional leadership skills.
  • Strong product management experience including defining products, developing MRDs, and driving design and package engineering analysis.
  • Must have experience in a customer-facing role. The candidate must have the necessary communications skills and experience to be able to interface effectively and manage product expectations at customer.
  • Experience in compute market and Product Marketing, Business Analysis. Experience with AI devices and AI system designs is a strong plus.
  • Comprehensive background in semiconductor design necessary to evaluate product tradeoffs for performance, manufacturing cost, power and total development cost. Familiarity with key system elements of AI, CPU, GPU, FPGA and compute products in order to evaluate product tradeoffs.
  • Strong work ethic, extreme ownership, and adaptability to rapidly changing environments.

Expected Base Pay Range (USD)

198,030 - 296,700, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Expand
Limitless High-tech career opportunities - Expoint
תיאור:

What You Can Expect

  • Perform full-chip and block-level static timing analysis for advanced ASIC designs
  • Develop, maintain, and optimize timing constraints, methodologies, and automation scripts
  • Own timing closure across all stages of the design flow: RTL, synthesis, physical implementation, and signoff
  • Debug and resolve complex timing violations and drive design fixes
  • Collaborate closely with design, synthesis, and physical design teams to meet performance, power, and area (PPA) goals
  • Provide guidance on design partitioning, floorplanning, and timing budgeting strategies
  • Contribute to design reviews and provide expert insights for design improvements

What We're Looking For

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related discipline
  • 8+ years of hands-on experience in STA and timing closure for large-scale ASIC designs
  • Strong proficiency with EDA tools such as Synopsys PrimeTime, PrimeTime SI, and/or Cadence Tempus
  • Deep understanding of timing concepts, constraints development, and signoff methodologies
  • Demonstrated success in driving complex designs to timing closure
  • Excellent problem-solving skills and strong attention to detail
  • Strong communication skills and proven ability to work effectively in a collaborative team environment
  • Preferred Experience:

  • Familiarity with scripting languages such as Tcl, Perl, or Python
  • Experience with hierarchical timing andmulti-mode/multi-corner(MMMC) analysis
  • Knowledge of data center ASIC architecture or high-performance computing systems

Expected Base Pay Range (USD)

124,420 - 186,400, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.The expected base pay range for this role may be modified based on market conditions.


Additional Compensation and Benefit Elements

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at

Expand
בואו למצוא את עבודת החלומות שלכם בהייטק עם אקספוינט. באמצעות הפלטפורמה שלנו תוכל לחפש בקלות הזדמנויות Analog Layout Junior Engineer בחברת Marvell ב-Argentina, Cordoba. בין אם אתם מחפשים אתגר חדש ובין אם אתם רוצים לעבוד עם ארגון ספציפי בתפקיד מסוים, Expoint מקלה על מציאת התאמת העבודה המושלמת עבורכם. התחברו לחברות מובילות באזור שלכם עוד היום וקדמו את קריירת ההייטק שלכם! הירשמו היום ועשו את הצעד הבא במסע הקריירה שלכם בעזרת אקספוינט.