

Job Overview:
Responsibilities:
Required Skills and Experience:
We Prefer graduate or postgraduate from a university or Engineering School, in Electronic Engineering or equivalent Engineering Degree.
· You have 4-8 years of experience in SRAM/memory designs, margin analysis, characterization and verification
· You have some understanding of computer architecture and concepts.
· We expect you to have basic understanding of CMOS Transistors, their behaviors.
· We expect some basic understanding of high speed/low power CMOS circuit design, clocking scheme, static and complex logic circuits.
· Understanding of Power versus Performance versus Area trade-offs in typical CMOS design.
· You have an engineering demeanor and Passion for Circuit design.
· Expected to have good interpersonal skills.
“Nice To Have” Skills and Experience:
· You know basic scripting languages, e.g. Perl/TCL/Python.
· Some Experience of working on Cadence or Synopsys flows.
· Experience with Circuit Simulation and Optimization of standard cells.
· Silicon debug/validation
In Return:
משרות נוספות שיכולות לעניין אותך

Design engineers in the GPU Group are responsible for the development of next-generation GPU IP for graphics and compute. They are required to have in-depth understanding across all the elements that contribute to the products’ successful delivery, including: low-power design techniques, awareness of the impact of design decisions on system performance, ability to produce designs that are area efficient, and the verification techniques that are employed to ensure high-quality robust designs.
We are looking for dedicated, hard-working engineers who are capable of owning parts of GPU micro-architecture, contributing to all phases of the design flow:
משרות נוספות שיכולות לעניין אותך

We are proud to have a set of behaviors that reflects who we are and guides our decisions, defining how we work together to surpass ordinary and shape outstanding!
משרות נוספות שיכולות לעניין אותך

Job Overview:
It would also be desirable if you have experience with media, graphics or imaging flows and driver/middleware stack development.
Responsibilities:
Required Skills and Experience:
“Nice To Have” Skills and Experience :
In Return:
משרות נוספות שיכולות לעניין אותך

As part of the methodology team, you will lead the development, improvement, and deployment of low power structural check methodologies across multiple SoC and IP projects. This role involves designing automated flows for UPF/CPF consistency, power domain integrity, and structural rule validation at both RTL and netlist levels. You will collaborate closely with design, verification, and EDA partners to ensure robust, scalable, and high-coverage power-aware design signoff strategies across technology nodes and product segments.
Responsibilities:We are proud to have a set of behaviors that reflects who we are and guides our decisions, defining how we work together to surpass ordinary and shape outstanding!
משרות נוספות שיכולות לעניין אותך

The purpose of this role is to ensure that various system implementations based on the same architectural specifications, can run standard software from different vendors efficiently and with minimal effort. This will reduce overall market deployment time and enable broad adoption of these system implementations.
Mandatory Skills
- Programming using C/C++/Assembly with experience in software engineering methodologies.
- Software development skills, ideally in the area of firmware / low level operating systems
- Familiar with verification process such as Test Plan development, Test case development
Nice To Have
Familiarity of Unix / Linux working environment, Experience in Linux kernel and UEFI,
- Implementation of bespoke test harness' for O/S and bare metal validation
- Ability to understand and drive complex technical specifications
- Familiarity with EDA tools and Hardware Design Verification/ Emulation based verification
משרות נוספות שיכולות לעניין אותך

You will be responsible for the development of Arm custom standard cells in the latest, sub-3nm process technology nodes. You will work as part of a team that co-optimizes the circuit design with physical design engineers to improve the PPA of Arm cores that will be integrated into best-in-class SoCs.
You will work in close collaboration with the mask design team to provide optimally tuned layout, characterize and model all standard library views, and validate them through QA flows that use a variety of EDA tools.
Required Skills and Experience :משרות נוספות שיכולות לעניין אותך

Job Overview:
Responsibilities:
Required Skills and Experience:
We Prefer graduate or postgraduate from a university or Engineering School, in Electronic Engineering or equivalent Engineering Degree.
· You have 4-8 years of experience in SRAM/memory designs, margin analysis, characterization and verification
· You have some understanding of computer architecture and concepts.
· We expect you to have basic understanding of CMOS Transistors, their behaviors.
· We expect some basic understanding of high speed/low power CMOS circuit design, clocking scheme, static and complex logic circuits.
· Understanding of Power versus Performance versus Area trade-offs in typical CMOS design.
· You have an engineering demeanor and Passion for Circuit design.
· Expected to have good interpersonal skills.
“Nice To Have” Skills and Experience:
· You know basic scripting languages, e.g. Perl/TCL/Python.
· Some Experience of working on Cadence or Synopsys flows.
· Experience with Circuit Simulation and Optimization of standard cells.
· Silicon debug/validation
In Return:
משרות נוספות שיכולות לעניין אותך